IIIT Hyderabad Publications |
|||||||||
|
Comparative Study of Simplified MAP Algorithms and an Implementation of Non-Parallel-Radix-2 Turbo DecoderAuthors: Rahul Shrestha,Roy Paily Journal: Journal of Signal Processing Systems (link) Volume: 10.1007/s11265-014-0951-7 Date: 2014-09-14 Report no: IIIT/TR/2014/83 AbstractThis paper presents hardware and bit-error-rate (BER) performance analysis of simplified maximum-aposteriori (MAP) algorithms based on piece-wise-linearapproximations and Maclaurin-series-expansion for the turbo codes. From this comparative study, a simplifiedMAP algorithm with optimal BER performance is selected and an architecture suitable for high speed application is suggested for the design of soft-input-soft-output (SISO) unit. Subsequently, a quantitative model is proposed for estimating the amount of memory required by SISO unit in terms of sliding window size, data width of internal metrics and total number of systematic and parity bits. Thereafter, a non-parallelradix-2 architecture of turbo decoder which incorporates SISO unit and quadratic-permutation-polynomial interleaver is presented. Application-specific-integrated-circuit (ASIC) implementation of this turbo decoder is carried out in 130 nm complementary-metal-oxide-semiconductor (CMOS) technology node and its power consumption, design area and operating clock frequency are reported. Finally, a comparison with similar contributions in the literature has shown that the implemented turbo decoder achieves energy efficiency of 0.28 nJ/b/iteraions. Similarly, it has achieved a highest throughput of 28 Mbps among radix-2 and radix-4 non-parallel turbo decoders. Full article: pdf Centre for VLSI and Embeded Systems Technology |
||||||||
Copyright © 2009 - IIIT Hyderabad. All Rights Reserved. |